发明名称 Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and TS-short-configured, NCEM-enabled fill cells
摘要 An IC includes logic cells, selected from a standard cell library, and fill cells, configured for compatibility with the standard logic cells. The fill cells contain structures configured to obtain in-line data via non-contact electrical measurements (“NCEM”). The IC includes such NCEM-enabled fill cells configured to enable detection and/or measurement of a variety of open-circuit and short-circuit failure modes, including at least one via-open-related failure mode, one GATE-short-related failure mode, one GATECNT-short-related failure mode, and one TS-short-related failure mode.
申请公布号 US9627370(B1) 申请公布日期 2017.04.18
申请号 US201615391001 申请日期 2016.12.27
申请人 PDF Solutions, Inc. 发明人 Lam Stephen;Ciplickas Dennis;Brozek Tomasz;Cheng Jeremy;Comensoli Simone;De Indranil;Doong Kelvin;Eisenmann Hans;Fiscus Timothy;Haigh Jonathan;Hess Christopher;Kibarian John;Lee Sherry;Liao Marci;Lin Sheng-Che;Matsuhashi Hideki;Michaels Kimon;O'Sullivan Conor;Rauscher Markus;Rovner Vyacheslav;Strojwas Andrzej;Strojwas Marcin;Taylor Carl;Vallishayee Rakesh;Weiland Larg;Yokoyama Nobuharu
分类号 H01L23/58;H01L29/76;H01L27/02;H01L21/66;H01L29/417;H01L29/06;H01L23/528 主分类号 H01L23/58
代理机构 代理人 Garrod David
主权项 1. A monolithic integrated circuit (IC) that includes at least a source/drain (AA) layer, a source/drain contact (AACNT) layer, a source/drain silicide (TS) layer, a gate (GATE) layer, a gate contact (GATECNT) layer, a via to interconnect stack (V0) layer, a first wiring (M1) layer, a second wiring (M2) layer, and an M1-to-M2 via (V1) layer, said IC comprising at least: (i) a plurality of logic cells selected from a standard cell library in which each logic cell has a height, supply rail configuration, and GATE pitch (CPP) configured for abutted instantiation with other logic cells in the library; and, (ii) a plurality of at least four different, non-contact electrical measurement (NCEM)-enabled fill cells, each of said NCEM-enabled fill cells having a height, supply rail configuration, and CPP configured for abutted instantiation with logic cells in the standard cell library, said plurality of NCEM-enabled fill cells including: (a) at least one via-open-configured, NCEM-enabled fill cell that includes standard patterning consistent with cells in the standard cell library and test area patterning configured to enable NCEM detection of at least one unintended open circuit condition that relates to via patterning;(b) at least one GATE-short-configured, NCEM-enabled fill cell that includes standard patterning consistent with cells in the standard cell library and test gap patterning configured to enable NCEM detection of at least one unintended short circuit condition that relates to GATE patterning;(c) at least one GATECNT-short-configured, NCEM-enabled fill cell that includes standard patterning consistent with cells in the standard cell library and test gap patterning configured to enable NCEM detection of at least one unintended short circuit condition that relates to GATECNT patterning; and,(d) at least one TS-short-configured, NCEM-enabled fill cell that includes standard patterning consistent with cells in the standard cell library and test gap patterning configured to enable NCEM detection of at least one unintended short circuit condition that relates to TS patterning.
地址 San Jose CA US