发明名称 NONVOLATILE MEMORY DEVICE
摘要 There is provided a nonvolatile memory device having a writing error preventing function with high noise resistance. This structure includes a switch and a noise filter circuit connected in parallel to a clock terminal, wherein a clock pulse monitoring circuit compares the number of clocks input from the clock terminal with a prescribed number, and when detecting abnormality in the number of clocks, switches to a noise countermeasure mode in which the switch is turned off to validate the noise filter circuit.
申请公布号 US2017103804(A1) 申请公布日期 2017.04.13
申请号 US201615284962 申请日期 2016.10.04
申请人 SII Semiconductor Corporation 发明人 MITANI Makoto;HAYASHIDA Hironori
分类号 G11C11/419 主分类号 G11C11/419
代理机构 代理人
主权项 1. A nonvolatile memory device comprising: a first switch and a first noise filter circuit connected in parallel to a clock terminal; a command decoder circuit that decodes a command from data input from a data input terminal; a clock pulse monitoring circuit that compares the number of clocks input from the clock terminal with a prescribed number to detect abnormality in the number of clocks, and outputs an abnormality detection signal when the abnormality is detected; a clock pulse monitoring register that receives the abnormality detection signal and sets an abnormality detection flag; an output circuit that outputs the abnormality detection flag to outside; and a mode selection circuit that switches between a first state and a second state according to the abnormality detection flag, wherein in the first state, the first switch is turned on to invalidate the first noise filter circuit, in the second state, the first switch is turned off to validate the first noise filter circuit, and a data reading period after the abnormality detection flag is set is the second state.
地址 Chiba-shi JP