发明名称 Debugging scan latch circuits using flip devices
摘要 A latch circuit having a master latch and a slave latch includes a device used to short either the master latch or the slave latch. The device includes a transistor and a global control used to assert a signal, and is positioned to short an inverter of the master latch or the slave latch. When the signal is asserted by the global control, the inverter is shorted such that the output value of the inverter is the same as the input value. The assertion of the signal is facilitated by another device connected to the master latch and the slave latch that includes the global control and a transistor.
申请公布号 US9618580(B2) 申请公布日期 2017.04.11
申请号 US201514706354 申请日期 2015.05.07
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 Warnock James D.
分类号 H03K3/289;G01R31/3177 主分类号 H03K3/289
代理机构 Heslin Rothenberg Farley & Mesiti P.C. 代理人 McNamara, Esq. Margaret A.;Radigan, Esq. Kevin P.;Heslin Rothenberg Farley & Mesiti P.C.
主权项 1. A circuit comprising: an input portion; a first circuit portion coupled to an output of the input portion; a second circuit portion coupled to the first circuit portion; an output portion coupled to an output of the second circuit portion; a device coupled to at least one of the first circuit portion and the second circuit portion to selectively provide a short in one of the first circuit portion and the second circuit portion, the short to provide a particular latch state, the particular latch state to be used to provide an output state at the output portion to be used in debugging the circuit; and wherein: the first circuit portion comprises a master latch and the second circuit portion comprises a slave latch;the device is positioned to short the slave latch; andthe slave latch comprises a tri-state inverter and the device is positioned to short the tri-state inverter of the slave latch, and wherein an output of the tri-state inverter of the slave latch is a same value as an input of the tri-state inverter of the master latch.
地址 Armonk NY US