发明名称 Gate pullback at ends of high-voltage vertical transistor structure
摘要 In one embodiment, a transistor includes a pillar of semiconductor material arranged in a racetrack-shaped layout having a substantially linear section that extends in a first lateral direction and rounded sections at each end of the substantially linear section. First and second dielectric regions are disposed on opposite sides of the pillar. First and second field plates are respectively disposed in the first and second dielectric regions. First and second gate members respectively disposed in the first and second dielectric regions are separated from the pillar by a gate oxide having a first thickness in the substantially linear section. The gate oxide being substantially thicker at the rounded sections. It is emphasized that this abstract is provided to comply with the rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure.
申请公布号 US9601613(B2) 申请公布日期 2017.03.21
申请号 US201213541965 申请日期 2012.07.05
申请人 Power Integrations, Inc. 发明人 Parthasarathy Vijay;Manley Martin H.
分类号 H01L29/06;H01L29/423;H01L29/78;H01L29/40;H01L21/77;H01L29/08;H01L29/417 主分类号 H01L29/06
代理机构 The Law Offices of Bradley J. Bereznak 代理人 The Law Offices of Bradley J. Bereznak
主权项 1. A high-voltage transistor device comprising: a plurality of transistor segments, each transistor segment being arrange on a die in an annular layout, each transistor segment including: a pillar of semiconductor material having the annular layout with a length elongated in a first lateral direction and a width in a second lateral direction substantially orthogonal to the first lateral direction, the pillar having first and second substantially linear portions that extend in the first lateral direction and first and second rounded end portions that connect the first and second substantially linear portions at respective opposite ends, the pillar including a source region disposed at or near a surface of the pillar, a drift region that extends in a vertical direction through the die, and a body region that separates the source region from the drift region;first and second dielectric regions disposed on opposite sides of the pillar, respectively, the first dielectric region being laterally surrounded by the pillar, and the second dielectric region laterally surrounding the pillar;first and second gate members respectively disposed in the first and second dielectric regions at or near a top of the pillar, the first and second gate member being disposed on opposite sides of the pillar, the first and second gate members being separated from the first and second substantially linear portions of the pillar by a gate oxide having a first thickness, the first and second gate members being respectively separated from the pillar by second and third thicknesses of the gate oxide at the first and second rounded portions, the second and third thicknesses being substantially larger than the first thickness.
地址 San Jose CA US