发明名称 |
Receiver circuit and semiconductor integrated circuit |
摘要 |
A receiver circuit includes: a plurality of first holding circuits respectively latching a plurality of reception data pieces on the basis of a same clock signal; a comparison circuit respectively comparing first reception data pieces and second reception data pieces after a certain time elapses since the latch of the plurality of first holding circuits, the first reception date pieces being respectively latched by the plurality of first holding circuits, the second reception data pieces being respectively input to the plurality of first holding circuits; and a plurality of second holding circuits respectively latching the first reception data pieces when a first output signal of the comparison circuit indicates that the first reception data pieces and the second reception data pieces are identical. |
申请公布号 |
US9600427(B2) |
申请公布日期 |
2017.03.21 |
申请号 |
US201514837870 |
申请日期 |
2015.08.27 |
申请人 |
SOCIONEXT INC. |
发明人 |
Kudo Masahiro |
分类号 |
G11C7/10;G11C7/06;G06F13/38;H04L1/00;G06F13/40;H04L7/00;H04L25/03;G11C27/02 |
主分类号 |
G11C7/10 |
代理机构 |
Arent Fox LLP |
代理人 |
Arent Fox LLP |
主权项 |
1. A receiver circuit, comprising:
a plurality of first holding circuits configured to respectively latch a plurality of reception data based on a same clock signal; a comparison circuit configured to respectively compare first reception data and second reception data after a certain time elapses since the latch of the plurality of first holding circuits, the first reception date being respectively latched by the plurality of first holding circuits, the second reception data being respectively input to the plurality of first holding circuits; and a plurality of second holding circuits configured to respectively latch the first reception data when a first output signal of the comparison circuit indicates that the first reception data and the second reception data are identical. |
地址 |
Yokohama JP |