发明名称 Communications receiver equalizer
摘要 A continuous-time linear equalizer implementing enhanced analog delay cells with gain-peaking characteristics and a constant delay time. A receiver feed-forward equalizer architecture implements a gain-stage chain, analog multipliers for correcting coefficients, and a linear combiner as an analog summation circuit. Each of the gain stages produces linear gain peaking and presents a constant delay-time (through calibrations) at each stage. Each delay cell includes a transconductance stage configured to convert a differential input voltage signal to a differential output current signal, wherein the transconductance stage includes a differential pair of first and second transistors coupled in a source degeneration configuration, a negative resistance network coupled in parallel with a tunable resistor network, and shunt inductive circuitry coupled in parallel with the negative resistance network. The delay cells also include a transimpedance stage configured to convert the differential output current signal received from the transconductance stage to a differential output voltage signal, wherein the transimpedance stage implements a first transimpedance amplifier coupled in series with a first shunt inductive circuit. The shunt inductive circuits may include inductorless inductor circuit elements.
申请公布号 US9602314(B1) 申请公布日期 2017.03.21
申请号 US201615040344 申请日期 2016.02.10
申请人 NXP USA, Inc. 发明人 Chang Kevin Yi Cheng
分类号 H04L25/03;H03K5/134;H03K5/00 主分类号 H04L25/03
代理机构 代理人
主权项 1. A delay cell comprising: a transconductance stage configured to convert a differential input voltage signal to a differential output current signal, wherein the transconductance stage comprises: a differential pair of first and second transistors coupled in a source degeneration configuration;a negative resistance network coupled in parallel with a tunable resistor network; andshunt inductive circuitry coupled in parallel with the negative resistance network.
地址 Austin TX US