发明名称 SUPERLATTICE CRENELATED GATE FIELD EFFECT TRANSISTOR
摘要 The present invention is directed to a device comprising an epitaxial structure comprising a superlattice structure having an uppermost 2DxG channel, a lowermost 2DxG channel and at least one intermediate 2DxG channel located between the uppermost and lowermost 2DxG channels, source and drain electrodes operatively connected to each of the 2DxG channels, and a plurality of trenches located between the source and drain electrodes. Each trench has length, width and depth dimensions defining a first sidewall, a second sidewall and a bottom located therebetween, the bottom of each trench being at or below the lowermost 2DxG channel. A crenelated gate electrode is located over the uppermost 2DxG channel, the gate electrode being located within each of the trenches such that the bottom surface of the gate electrode is in juxtaposition with the first sidewall surface, the bottom surface and the second sidewall surface of each of said trenches.
申请公布号 EP2973722(A4) 申请公布日期 2017.03.08
申请号 EP20140770672 申请日期 2014.03.14
申请人 Northrop Grumman Systems Corporation 发明人 HOWELL, Robert, S.;STEWART, Eric, J.;NECHAY, Bettina, A.;PARKE, Justin, A.;CRAMER, Harlan, C.;HARTMAN, Jeffrey, D.
分类号 H01L29/778;H01L21/336;H01L29/08;H01L29/10;H01L29/20 主分类号 H01L29/778
代理机构 代理人
主权项
地址