发明名称 Whole wafer edge seal
摘要 The present invention relates generally to semiconductor devices and more particularly, to a structure and method of creating a non-permeable edge seal around a whole wafer. The edge seal may be located between an inner region of a wafer comprising product chips and an outer edge of the wafer. The edge seal may comprise a fillet region adjacent the inner region, and a dielectric extension adjacent the fillet region. The dielectric extension region may be impermeable to moisture and composed of a dielectric layer on the wafer and a capping layer on the dielectric layer. The fillet region may comprise a lower metal fillet directly on the wafer, a dielectric layer on the lower metal fillet, an upper metal fillet on the dielectric layer, and a capping layer on the upper metal fillet. The fillet region may be adjacent to and in contact with a permeable layer formed on the product region.
申请公布号 US9589895(B2) 申请公布日期 2017.03.07
申请号 US201514686904 申请日期 2015.04.15
申请人 GLOBALFOUNDRIES INC. 发明人 Bazan Gregory;Houghton Thomas F.
分类号 H01L23/544;H01L23/06;H01L23/58;H01L21/4763;H01L21/44;H01L23/532;H01L21/02;H01L21/768;H01L23/00 主分类号 H01L23/544
代理机构 Roberts Mlotkowski Safran Cole & Calderon, P.C. 代理人 Cai Yuanmin;Calderon Andrew M.;Roberts Mlotkowski Safran Cole & Calderon, P.C.
主权项 1. An edge seal structure encircling a product region and located at a perimeter of a wafer, the edge seal structure comprising: a permeable layer on a product area of the wafer, wherein an outer edge of the permeable layer is spaced a first distance from an outer edge of the wafer; a lower metal fillet on the wafer laterally adjacent to an in contact with the permeable layer, wherein an outer edge of the lower metal fillet is spaced a second distance from the outer edge of the wafer, wherein the second distance is smaller than the first distance; a non-permeable dielectric layer on the permeable layer, on the lower metal fillet, and on an outer region of the wafer adjacent to the lower metal fillet, wherein an outer edge of the dielectric layer is spaced a third distance from the outer edge of the wafer, and wherein the third distance is smaller than the second distance; an upper metal fillet on the dielectric layer, wherein an outer edge of the upper metal fillet is vertically aligned with an outer edge of the lower metal fillet such that the outer edge the upper metal fillet is the second distance from the outer edge of the wafer; and a capping layer on the dielectric layer and the upper metal fillet, wherein the capping layer has an outer edge that is vertically aligned with the outer edge of the dielectric layer such that the outer edge of the capping layer is the third distance from the outer edge of the wafer.
地址 Grand Cayman KY