发明名称 信号処理回路及び信号処理方法
摘要 A signal processing circuit includes a PLL circuit configured to lock to a frequency contained in an input signal, a signal generating circuit configured to detect a direct-current component of a signal that is obtained by shifting frequencies of the input signal by a displacement equal to the locked frequency, and to generate a signal that has an amplitude responsive to the detected direct-current component and that has the same frequency and phase as a signal component of the locked frequency of the input signal, and a subtraction circuit configured to subtract the signal generated by the signal generating circuit from the input signal.
申请公布号 JP6085976(B2) 申请公布日期 2017.03.01
申请号 JP20130012162 申请日期 2013.01.25
申请人 富士通株式会社 发明人 古舘 英樹
分类号 H04B1/10 主分类号 H04B1/10
代理机构 代理人
主权项
地址