发明名称 SEMICONDUCTOR DEVICE AND COMMUNICATION SYSTEM INCLUDING THE SAME
摘要 Provided are a semiconductor device including a modulator for PSK communication and a semiconductor device including a demodulator for PSK communication, and a PSK communication system. The semiconductor device includes a reference clock generator to generate a reference clock signal, a phase locked loop (PLL) to receive the reference clock signal and generate a first clock signal, an integer divider circuit to generate a second clock signal by delaying a rising edge of the reference clock signal by a product of a predetermined integer value included in transmission data and a phase interval, and a processing unit to generate a first transmission signal. The first transmission signal is phase-shifted from a first rising edge of the second clock signal. The phase interval is dependent on a ratio of the frequency of the first clock signal to the frequency of the reference clock signal.
申请公布号 US2017048057(A1) 申请公布日期 2017.02.16
申请号 US201615197746 申请日期 2016.06.29
申请人 Samsung Electronics Co., Ltd. 发明人 KIM Do-Hyung;KIM Tae-Ik
分类号 H04L7/033;H04L27/20;H04W4/00;H03L7/18 主分类号 H04L7/033
代理机构 代理人
主权项 1. A semiconductor device including a modulator for phase shift keying (PSK) communication, comprising: a reference clock generator configured to generate a reference clock signal; a phase locked loop (PLL) configured to receive the reference clock signal and generate a first clock signal having a frequency different from a frequency of the reference clock signal; an integer divider circuit configured to generate a second clock signal by delaying a rising edge of the reference clock signal by a product of (a) a predetermined integer value included in transmission data and (b) a phase interval; and a processing unit configured to generate a first transmission signal, wherein the first transmission signal is phase-shifted from a first rising edge of the second clock signal, wherein the phase interval is dependent on a ratio of the frequency of the first clock signal to the frequency of the reference clock signal.
地址 Suwon-si KR