发明名称 Scan flip-flop and associated method
摘要 Scan flip-flop and associated method are provided. The scan flip-flop includes a data input terminal, a scan input terminal, a flip-flop circuit, a first transistor and a plurality of second transistors. A gate of the first transistor is coupled to the scan input terminal, gates of the second transistors are commonly coupled to an enabling signal, drains and sources of the first transistor and the second transistors are serially coupled to the flip-flop circuit, so as to increase a delay between the scan input terminal and the flip-flop circuit.
申请公布号 US9557380(B2) 申请公布日期 2017.01.31
申请号 US201615054565 申请日期 2016.02.26
申请人 GLOBAL UNICHIP CORPORATION;TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. 发明人 Chen Sho-Mo;Wu Chien-Cheng
分类号 G01R31/28;G01R31/317;G01R31/3185 主分类号 G01R31/28
代理机构 WPAT, PC 代理人 WPAT, PC ;King Justin
主权项 1. A method for a circuit layout, comprising: placing a plurality of first kind scan flip-flops in the circuit layout, and reserving an associated adjacent vacant region aside each of the plurality of first kind scan flip-flops; performing a timing test on the plurality of first kind scan flip-flops, and accordingly selecting a first number of to-be-replaced flip-flops from the plurality of first kind scan flip-flops; and performing a replacement step by replacing each of the first number of to-be-replaced flip-flops with a second kind scan flip-flop; wherein the second kind scan flip-flop comprises: a data input terminal;a scan input terminal;an internal circuit comprising a first internal input terminal, capable of latching an internal signal received via the first internal input terminal in response to a clock;a first transistor comprising a first gate, a first source and a first drain;a plurality of second transistors, each of the plurality of second transistors comprising a second gate, a second source and a second drain; anda third transistor comprising a third gate, a third source and a third drain, the third source and the third drain being coupled between the first internal input terminal and the data input terminal, and the third gate being coupled to a second enabling signal; wherein the second sources and the second drains of the plurality of second transistors, and the first source and the first drain, are serially coupled between a first voltage and the first internal input terminal, the first gate is coupled to the scan input terminal, and the second gates of the plurality of second transistors are commonly coupled to a first enabling signal; and wherein the second enabling signal and the first enabling signal are of opposite phases.
地址 Hsinchu TW