发明名称 Integrated circuit device body bias circuits and methods
摘要 A system having an integrated circuit (IC) device can include a die formed on a semiconductor substrate and having a plurality of first wells formed therein, the first wells being doped to at least a first conductivity type; a global network configured to supply a first global body bias voltage to the first wells; and a first bias circuit corresponding to each first well and configured to generate a first local body bias for its well having a smaller setting voltage than the first global body bias voltage; wherein at least one of the first wells is coupled to a transistor having a strong body coefficient formed therein, which transistor may be a transistor having a highly doped region formed below a substantially undoped channel, the highly doped region having a dopant concentration greater than that the corresponding well.
申请公布号 US9548086(B2) 申请公布日期 2017.01.17
申请号 US201514799715 申请日期 2015.07.15
申请人 Mie Fujitsu Semiconductor Limited 发明人 Clark Lawrence T.;Kidd David A.;Kuo Augustine
分类号 G05F3/20;G11C5/14;H03K17/06;H03K3/012;G06F17/50;H01L27/092;G11C5/02 主分类号 G05F3/20
代理机构 Baker Botts L.L.P. 代理人 Baker Botts L.L.P.
主权项 1. A system, comprising: a plurality of blocks, each block comprising a different integrated circuit function and each including transistors formed therein; a bias circuit corresponding to each block and configured to receive a control value unique to the block, each bias circuit configured to generate a local body bias voltage for transistors of its block in response to the control value of the block; a collapse circuit corresponding to each block, each collapse circuit configured to couple the bodies of its transistors to a collapse voltage that tracks a power supply voltage, in response to at least one collapse enable signal for the block; and an event detect circuit corresponding to each block, each event detect circuit configured to activate the collapse enable signal of its block in response to at least one local event signal and in response to at least one global event signal; wherein the at least one local event signal is generated in the corresponding block and the at least one global event signal is generated outside of the block in response to at least one predetermined event; the blocks include a processor circuit block comprising at least one processor, a static or dynamic RAM block, and analog circuit block; and the local body bias voltage for transistors of the processor block and the local body bias voltage for transistors of the memory are generated independently.
地址 Kuwana JP