发明名称 薄膜トランジスタアレイ
摘要 A thin film transistor array including a gate wiring connected to a gate electrode and extended in a first direction, a source wiring connected to a source electrode, a drain electrode having a gap from the source electrode, a semiconductor pattern formed at least in a portion corresponding to the gap between the source and drain electrodes, the semiconductor pattern having a region defined by extending the portion in a second direction perpendicular to the first direction, and a pixel electrode that overlaps with a capacitor electrode in the planar view. In the planar view, the drain electrode has a shape of a single line, the source electrode has a first portion in a line shape and a second portion in a sheath shape surrounding the drain electrode and keeping a space from the drain electrode, and the source wiring is narrower than the region of the semiconductor pattern.
申请公布号 JP6028642(B2) 申请公布日期 2016.11.16
申请号 JP20130059410 申请日期 2013.03.22
申请人 凸版印刷株式会社 发明人 石▲崎▼ 守
分类号 H01L29/786;G09F9/30;H01L21/3205;H01L21/336;H01L21/768;H01L23/522 主分类号 H01L29/786
代理机构 代理人
主权项
地址