发明名称 HANDLING SLOWER SCAN OUTPUTS AT OPTIMAL FREQUENCY
摘要 An embodiment provides a circuit for testing an integrated circuit. The circuit includes a scan compression architecture driven by a scan clock and generates M scan outputs, where M is an integer. A clock divider is configured to divide the scan clock by k to generate k number of phase-shifted scan clocks, where k is an integer. A packing logic is coupled to the scan compression architecture and generates kM slow scan outputs in response to the M scan outputs and the k number of phase shifted scan clocks. The packing logic further includes M number of packing elements. Each packing element includes k number of flip-flops. Each flip-flop of the k number of flip-flops receives a scan output of the M scan outputs and a phase-shifted scan clock of the k number of phase-shifted scan clocks, and generates a slow scan output of the kM slow scan outputs.
申请公布号 EP3090268(A1) 申请公布日期 2016.11.09
申请号 EP20140875966 申请日期 2014.12.31
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 MITTAL, RAJESH, KUMAR;KAWOOSA, MUDASIR, SHAFAT;POTTY, SREENATH, NARAYANAN
分类号 G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址