发明名称 BIAS CIRCUIT
摘要 A bias circuit for biasing a field effect transistor (FET) to provide a transconductance ( g m ) that is substantially unaffected by power supply voltage variations. In one embodiment the circuit includes two parallel current paths, each including two amplifying elements such as FETs, the FETs in one of the paths both being diode-connected, and the FETs in the other path not being diode-connected. Variations in the power supply voltage result in comparable changes in the voltage drops across all four FETs, and drain-induced barrier lowering (DIBL) results in relatively small changes in g m with changes in power supply voltage.
申请公布号 EP2846214(B1) 申请公布日期 2016.09.14
申请号 EP20140177535 申请日期 2014.07.17
申请人 SAMSUNG DISPLAY CO., LTD. 发明人 JAFFARI, NASRIN
分类号 G05F3/24;G05F3/26;H03F1/30;H03F3/45 主分类号 G05F3/24
代理机构 代理人
主权项
地址