发明名称 HARDWARE INTERFACE COMPONENT AND METHOD THEREFOR
摘要 A hardware interface component arranged to operably couple at least one arithmetic unit to a an interconnect component of a processing system. The hardware interface component comprises a plurality of program-visible registers and at least one operation decoder component. The at least one operation decoder component is arranged to, upon receipt of a write access request via the interconnect component corresponding to a decorated memory-mapped address range for the hardware interface component, decode a register identifier component of a target address of the received write access request to identify at least one of the program-visible registers, decode a decoration component of the target address of the received write access request to identify an arithmetic operation to be performed, and configure the arithmetic unit to perform the identified arithmetic operation on at least one input operand within the identified at least one program-visible register.
申请公布号 EP3065056(A1) 申请公布日期 2016.09.07
申请号 EP20150199223 申请日期 2015.12.10
申请人 FREESCALE SEMICONDUCTOR, INC. 发明人 MIENKINA, MARTIN;CIRCELLO, JOSEPH CHARLES;MEI, WANGSHENG;XIAO, YAN
分类号 G06F12/06;G06F9/38 主分类号 G06F12/06
代理机构 代理人
主权项
地址