发明名称 情報処理装置および情報処理プログラム
摘要 An information processing device includes a main control circuit including a central arithmetic processor that executes first processing through a first program, a sub-control circuit that executes second processing independently of the first processing, a primary storage circuit, and a secondary storage circuit. The secondary storage circuit has a slower access speed than the primary storage circuit. The secondary storage circuit stores a second program used for third processing executed once the first processing and the second processing are both complete. The main control circuit further includes a cache memory having a faster access speed than the secondary storage circuit and a cache controller. In a situation in which the second processing is not yet complete at a completion time of the first processing, the cache controller executes pre-reading of the second program from the secondary storage circuit and stores the second program into the cache memory.
申请公布号 JP5970031(B2) 申请公布日期 2016.08.17
申请号 JP20140156363 申请日期 2014.07.31
申请人 京セラドキュメントソリューションズ株式会社 发明人 五島 諭
分类号 G06F12/08;G06F12/0868 主分类号 G06F12/08
代理机构 代理人
主权项
地址