发明名称 High speed, rail-to-rail CMOS differential input stage
摘要 An apparatus is provided, comprising a single-ended input stage with signals IN_P & IN_N as input and OUT_P & OUT_N as output, wherein the differential input controlled by transistors P1-3 and N1-N3; and a means for weighting (sizing) of transistor (P1 & P3) relative to P2 and (N1 & N3) relative to N2 defines the optimal operation mode.
申请公布号 US9356570(B2) 申请公布日期 2016.05.31
申请号 US201414444334 申请日期 2014.07.28
申请人 TEXAS INSTRUMENTS DEUTSCHLAND GMBH 发明人 Rombach Gerd
分类号 H03F3/45;H03F1/02;H03F3/30 主分类号 H03F3/45
代理机构 代理人 Viger Andrew;Cimino Frank D.
主权项 1. An apparatus, comprising: a differential input stage to receive input signals IN_P and IN_N and provide output signals OUT_P and OUT_N; the differential input stage including a first differential input PMOS/NMOS transistor pair to receive IN_P, and to generate an inverted IN_P at a differential output node S1, which is coupled to an output inverter INV1 to generate OUT_P;a second differential input PMOS/NMOS transistor pair to receive IN_N, and to generate an inverted IN_N at a differential output node S2, which is coupled to an output inverter INV0 to generate OUT_N; anda bias network to implement a common mode control loop to generate a bias control voltage, and including a high bias PMOS transistor coupled between a high rail and respective PMOS transistors of the first and second PMOS/NMOS transistor pairs, and to receive the bias control voltage;a low bias NMOS transistor coupled between a low rail and respective NMOS transistors of the first and second PMOS/NMOS transistor pairs, and to receive the bias control voltage;a common mode control circuit including a half-replica PMOS/NMOS transistor pair that is a replica of a selected one of the first and second differential input PMOS/NMOS transistor pairs, to receive a common mode control voltage Vthreshold, and to generate an inverted Vthreshold voltage at a Vthreshold node;a replica high bias PMOS transistor and a replica low bias NMOS transistor that are respectively a replica of the high bias PMOS and low bias NMOS transistors, coupled respectively between the high rail and the replica PMOS transistor, and the low rail and the replica NMOS transistor, to receive the bias control voltage;a replica output inverter that is a replica of a respective one of the output inverter INV1 and output inverter INV0, with an output shorted to an input; andan amplifier to receive at a non-inverting input the inverted Vthreshold voltage, and at an inverting input an output of the replica output inverter, and to generate the bias control voltage; and the differential input stage further including common mode range control circuitry including a third PMOS/NMOS transistor pair to provide a first current source load, with PMOS and NMOS transistors coupled respectively between the high and low rails and the differential output node S1;a fourth PMOS/NMOS transistor pair to provide a second current source load, with PMOS and NMOS transistors coupled respectively between the high and low rails and the differential output node S2; anda replica PMOS/NMOS transistor pair to provide a replica current source load that is a replica of a selected one of the first and second current source loads, with PMOS and NMOS transistors coupled respectively between the high/low rail and the Vthreshold node.
地址 Freising DE