发明名称 Converter having partially thinned leadframe with stacked chips and interposer, free of wires and clips
摘要 Power supply system comprises vertically sequentially a QFN leadframe, a first chip with FET terminals on opposite sides, a flat interposer, and a second chip with FET terminals and the terminals of the integrated driver-and-control circuit on a single side. Leadframe pad has a portion recessed as pocket with a depth and an outline suitable for attaching the first chip with one terminal in the pocket and the opposite terminal co-planar with the un-recessed pad surface. The interposer comprises metal patterned in traces separated by gaps; the traces include metal of a first height and metal of a second height smaller than the first height, and insulating material filling the gaps and the height differences; one interposer side attached to the leadframe pad with the first chip, the opposite interposer side attached to the terminals of the second chip.
申请公布号 US9355946(B2) 申请公布日期 2016.05.31
申请号 US201514823487 申请日期 2015.08.11
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 Joshi Rajeev Dinkar
分类号 H01L23/495;H01L25/16;H01L25/00;H02M7/00;H01L23/498;H01L23/31 主分类号 H01L23/495
代理机构 代理人 Shaw Steven A.;Cimino Frank D.
主权项 1. A power supply system comprising: a vertically assembled stack including sequentially a QFN leadframe, a first chip with FET terminals on opposite sides, a flat interposer, and a second chip with FET terminals on one side; the leadframe having leads and a pad with a first surface facing away from the stack, and a second surface facing the stack, the second pad surface having a portion recessed as a pocket with a depth and an outline suitable for attaching a semiconductor chip in the pocket, the pad tied to the grounded output terminal of the system; the first chip having its FET source and gate terminals attached to the recessed pocket and its FET drain terminal co-planar with the un-recessed second pad surface; the interposer having a planar third surface facing the first chip, an opposite planar fourth surface facing the second chip, and a uniform first height between the surfaces, the interposer metal patterned in a plurality of traces separated by gaps, the traces including metal of the first height and metal of a second height smaller than the first height, an insulating material filling the gaps and the differences between the first and the second heights; a first trace of the plurality, tied to the input terminal of the system, having the fourth surface attached to the drain terminal of the second FET; and a second trace of the plurality, tied to the switch node terminal of the system, having the third surface attached to the drain terminal of the first FET and the fourth surface attached to the source terminal of the second FET.
地址 Dallas TX US