发明名称 複素演算処理用コプロセッサ及びプロセッサシステム
摘要 In order to enable to quickly and efficiently execute, by one system, various modulation/demodulation/synchronous processes in a plurality of radio communication methods, a co-processor (22) for complex arithmetic processing, which forms a processor system (100), includes a complex arithmetic circuit (22) that executes for complex data a complex arithmetic operation required for radio communication in accordance with an instruction from a primary processor (10), and a memory controller (20, 21) that operates in parallel with the complex arithmetic circuit and accesses a memory. A trace circuit provided in the complex arithmetic circuit (22) monitors arithmetic result data for first complex data series sequentially read from the memory, and detects a normalization coefficient for normalizing the arithmetic result data.
申请公布号 JP5920226(B2) 申请公布日期 2016.05.18
申请号 JP20120557668 申请日期 2011.09.15
申请人 日本電気株式会社 发明人 竹内 俊樹;井倉 裕之
分类号 G06F17/16;G06F9/38;G06F17/10;H04B1/40 主分类号 G06F17/16
代理机构 代理人
主权项
地址