发明名称 REDUCING SOLDER PAD TOPOLOGY DIFFERENCES BY PLANARIZATION
摘要 A technique is disclosed for causing the top surfaces of solder bumps on a chip to be in the same plane to ensure a more reliable bond between the chip and a substrate. The chip is provided with solder pads that may have different heights. A dielectric layer is formed between the solder pads. A relatively thick metal layer is plated over the solder pads. The metal layer is planarized to cause the top surfaces of the metal layer portions over the solder pads to be in the same plane and above the dielectric layer. A substantially uniformly thin layer of solder is deposited over the planarized metal layer portions so that the top surfaces of the solder bumps are substantially in the same plane. The chip is then positioned over a substrate having corresponding metal pads, and the solder is reflowed or ultrasonically bonded to the substrate pads.
申请公布号 EP3014653(A2) 申请公布日期 2016.05.04
申请号 EP20140733717 申请日期 2014.06.05
申请人 KONINKLIJKE PHILIPS N.V. 发明人 LEI, JIPU;SCHIAFFINO, STEFANO;NICKEL, ALEXANDER H.;NG, MOOI GUAN;AKRAM, SALMAN
分类号 H01L21/60;H01L21/48;H01L23/485;H01L23/498 主分类号 H01L21/60
代理机构 代理人
主权项
地址