发明名称 METHOD OF GENERATING A TARGET LAYOUT ON THE BASIS OF A SOURCE LAYOUT
摘要 Generating a target layout of an integrated circuit includes providing a source layout comprising one or more source pcells having one or more shapes; providing a set of connectivity constraints for connecting each shape of each source pcell to none, one, or more other components of the integrated circuit; for each shape of each source pcell, determining a corresponding target shape having a contour composed of edges with defined lengths, inserting none, one, or more edges into the contour of the shape, or into the contour of the corresponding target shape, determining a corresponding edge of the corresponding target shape; for each edge, defining an edge length constraint for constraining the edge to have the length of the edge of the corresponding target shape; applying a legalization procedure to the source layout based on the connectivity constraints, the target design constraints, and the edge length constraints.
申请公布号 US2016103940(A1) 申请公布日期 2016.04.14
申请号 US201314890961 申请日期 2013.06.06
申请人 KERRE Alexander Leonidovich;SOTNIKOV Mikhail Anatolievich 发明人 KERRE ALEXANDER LEONIDOVICH;SOTNIKOV MIKHAIL ANATOLIEVICH
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项 1. A method of generating a target layout of an integrated circuit, comprising: providing a source layout comprising one or more source pcells, each source pcell comprising one or more shapes, each shape having a contour composed of edges; providing a set of connectivity constraints for connecting each shape of each source pcell to none, one, or more other components of the integrated circuit; providing a set of target design constraints; for each shape of each source pcell, determining a corresponding target shape, the target shape having a contour composed of edges with defined lengths; for each shape of each source pcell, inserting none, one, or more edges in the contour of the shape, or in the contour of the corresponding target shape, so as to allow for a one-to-one mapping between the edges of the shape of the source pcell and the edges of the corresponding target shape; for each edge of each shape of each source pcell, determining a corresponding edge of the corresponding target shape; for each edge of each shape of each source pcell, defining an edge length constraint for constraining the edge to have the length of the corresponding edge of the corresponding target shape, thus generating a set of edge length constraints; and applying a legalization procedure to the source layout on the basis of the set of connectivity constraints, the set of target design constraints, and the set of edge length constraints.
地址 Solnechnogorsk RU