发明名称 Multi-mode multi-corner clocktree synthesis
摘要 A method for building a clock tree for an integrated circuit design. The clock tree has a plurality of clock tree nodes that couple to sink pins for circuit elements of the integrated circuit design to distribute the clock signal to the sink pins, which are clustered into one or more clusters. Timing information is determined to measure the clock signal delay from the root to the sink pins in the one or more clusters based on the placed one or more clock tree nodes. Different sets of timing information may be determined based on different sets of clock tree timing variation parameters.
申请公布号 US9310831(B2) 申请公布日期 2016.04.12
申请号 US201113274276 申请日期 2011.10.14
申请人 Mentor Graphics Corporation 发明人 Sunder Sivaprakasam;Schollman Kirk
分类号 G06F17/50;G06F1/10 主分类号 G06F17/50
代理机构 Klarquist Sparkman, LLP 代理人 Klarquist Sparkman, LLP
主权项 1. A method comprising: placing, by a computing device, a clock tree in a circuit design, wherein the clock tree is configured to distribute a clock signal to sink pins in the circuit design; measuring, by the computing device, multiple clock skew values in the circuit design, wherein each clock skew value is measured with the clock tree having a different respective set of clock tree timing variation parameters; and performing, by the computing device, an adjustment of the clock tree in the circuit design based, at least in part, on the multiple clock skew values with the clock tree having different respective sets of clock tree timing parameters, wherein the adjustment of the clock tree alters placement of at least one clock tree node in the clock tree.
地址 Wilsonville OR US