发明名称 Digital system for the detection of variations in operating conditions of an integrated circuit
摘要 A system for detecting tamper events in a digital circuit by having a Critical Path Replica (CPR) circuit operable in parallel with the circuit being monitored, and adjusted to generate a timing violation if the operating parameters of the circuit change to be outside the normal operating parameters. The critical path replica circuit is adjusted to generate a timing violation before the actual circuit being monitored fails due to the changed operating parameters.
申请公布号 US9303953(B2) 申请公布日期 2016.04.05
申请号 US201313757931 申请日期 2013.02.04
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 Wallace William C;Anand Alok;Srivaths Ravi;Kumar Chillara Kiran;Koityar Aruna
分类号 G01R11/24;F41G1/38;G05B1/01;F41G1/387;H01L23/00 主分类号 G01R11/24
代理机构 代理人 Marshall, Jr. Robert D.;Cimino Frank D.
主权项 1. A tamper detection system comprising: a launch clock replica circuit receiving a clock signal at an input and generating a launch clock signal at an output; a waveform generator register having a latch input connected to said output of said launch clock replica, an input and an output; an inverter having an input connected to said output of said waveform generator and an output connected to said input of said waveform generator; a critical path replica circuit having an input connected to said output of said waveform generator and an output, said critical path replica circuit having a delay corresponding to a delay of a critical path of a circuit to be protected; a variable delay circuit having an input connected to said output of said critical path replica circuit and an output, said variable delay circuit having a specified delay; a capture clock replica circuit receiving a clock signal at an input and generating a capture clock signal at an output; a register having a latch input connected to said output of said capture clock replica circuit, an input connected to said output of said variable delay circuit and an output; an exclusive NOR gate having a first input connected to said output of said waveform generator, a second input connected to said output of said register and an output; a counter having an enable input connected to said output of said exclusive NOR gate, a clock input connected to said output of said capture clock replica circuit and an overflow output, said counter counting clock signals at said clock input when said exclusive NOR indicates said output of said waveform generator does not match said output of said register and generating an overflow signal at said overflow output indicating tampering upon overflow.
地址 Dallas TX US