发明名称 低電力CMLレス送信器アーキテクチャ
摘要 Exemplary embodiments of the present invention relate to a low-power current mode logic (CML)-less transmitter architecture. A transmitter comprises a main multiplexer configured to generate a main data signal by multiplexing parallel main data signals retimed from a retimer for time margin between parallel input data signals and a multiphase clock signals from a clock distributor, a secondary multiplexer configured to generate a post data signal by multiplexing parallel post data signals retimed from the retimer, and a plurality of output drivers configured to generate a serial data signal by summing the main data signal and the post data signal.
申请公布号 JP5882374(B2) 申请公布日期 2016.03.09
申请号 JP20140030189 申请日期 2014.02.20
申请人 テラスクエア カンパニー リミテッド 发明人 ベ ヒョン ミン;ユン テ フン;パク ジン ホ;キム テ ホ
分类号 H04L25/03;H03K19/0175 主分类号 H04L25/03
代理机构 代理人
主权项
地址