发明名称 MULTI-CORE MICROPROCESSOR POWER GATING CACHE RESTORAL PROGRAMMING MECHANISM
摘要 An apparatus includes a fuse array and a plurality of cores. The fuse array is programmed with compressed data. Each of the plurality of cores accesses the fuse array upon power-up/reset to read and decompress the compressed data, and to store decompressed data sets for one or more cache memories within the each of the plurality of cores in a stores that is coupled to the each of the plurality of cores. Each of the plurality of cores has reset logic and sleep logic. The reset logic employs the decompressed data sets to initialize the one or more cache memories upon power-up/reset. The sleep logic determines that power is restored following a power gating event, and subsequently accesses the stores to retrieve and employ the decompressed data sets to initialize the one or more caches following the power gating event.
申请公布号 EP2989635(A1) 申请公布日期 2016.03.02
申请号 EP20140891595 申请日期 2014.12.12
申请人 VIA ALLIANCE SEMICONDUCTOR CO., LTD. 发明人 HENRY, G. GLENN;JAIN, DINESH K.;GASKINS, STEPHAN
分类号 G11C15/04 主分类号 G11C15/04
代理机构 代理人
主权项
地址