发明名称 半導体装置
摘要 A semiconductor device is reduced in size. The semiconductor device includes a die pad, a plurality of leads arranged around the die pad, a memory chip and a power source IC chip mounted over the die pad, a logic chip mounted over the memory chip, a plurality of down bonding wires for connecting the semiconductor chip to the die pad, a plurality of lead wires for connecting the semiconductor chip to leads, and a plurality of inter-chip wires. Further, the logic chip is arranged at the central part of the die pad in a plan view, and the power source IC chip is arranged in a corner part region of the die pad in the plan view. This reduces the size of the QFN.
申请公布号 JP5865220(B2) 申请公布日期 2016.02.17
申请号 JP20120209656 申请日期 2012.09.24
申请人 ルネサスエレクトロニクス株式会社 发明人 井村 智香子;金本 光一
分类号 H01L25/04;H01L23/50;H01L25/065;H01L25/07;H01L25/18 主分类号 H01L25/04
代理机构 代理人
主权项
地址