发明名称 Clock drift compensation applying paired clock compensation values to buffer
摘要 In at least some embodiments, an electronic device includes a data sink and a buffer coupled to the data sink. The buffer is configured to receive streaming data in transit to the data sink. The electronic device also includes a clock drift compensation controller coupled to the buffer, wherein the clock drift compensation controller is configured to apply either of two predetermined clock drift compensation values to a clock rate for the buffer whenever a buffer fullness status value is offset from a predetermined threshold.
申请公布号 US9264217(B2) 申请公布日期 2016.02.16
申请号 US201514665674 申请日期 2015.03.23
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 Le-Faucheur Laurent;Badi Eric
分类号 H04L7/00;H04L7/033;H04J3/06 主分类号 H04L7/00
代理机构 代理人 Bassuk Lawrence J.;Cimino Frank D.
主权项 1. A process for clock drift compensation comprising: storing data in a buffer circuit based on a clock rate for the buffer circuit, the clock rate for the buffer circuit regulating the amount of data stored in the buffer circuit to prevent overflow or underflow of the data stored in the buffer circuit; monitoring the buffer circuit for a buffer fullness status that indicates an amount of data stored in the buffer circuit; when the monitored buffer fullness status is above a certain threshold, applying a first of two paired clock drift compensation values to the clock rate for the buffer circuit; when the monitored buffer fullness status is below the certain threshold, applying a second of the two paired clock drift compensation values to the clock rate for the buffer circuit: and determining a difference between a buffer read clock value and a buffer write clock value; and adjusting the two paired clock drift compensation values applied to the clock rate for the buffer circuit based on the difference.
地址 Dallas TX US