发明名称 On-chip comparison and response collection tools and techniques
摘要 Disclosed herein are exemplary embodiments of a so-called “X-press” test response compactor. Certain embodiments of the disclosed compactor comprise an overdrive section and scan chain selection logic. Certain embodiments of the disclosed technology offer compaction ratios on the order of 1000×. Exemplary embodiments of the disclosed compactor can maintain about the same coverage and about the same diagnostic resolution as that of conventional scan-based test scenarios. Some embodiments of a scan chain selection scheme can significantly reduce or entirely eliminate unknown states occurring in test responses that enter the compactor. Also disclosed herein are embodiments of on-chip comparator circuits and methods for generating control circuitry for masking selection circuits.
申请公布号 US9250287(B2) 申请公布日期 2016.02.02
申请号 US201414570731 申请日期 2014.12.15
申请人 Mentor Graphics Corporation 发明人 Mukherjee Nilanjan;Rajski Janusz;Tyszer Jerzy
分类号 G01R31/28;G01R31/3185;G01R31/3177 主分类号 G01R31/28
代理机构 Klarquist Sparkman, LLP 代理人 Klarquist Sparkman, LLP
主权项 1. A method, comprising: by a computer: receiving a file storing circuit design information for a circuit-under-test; andgenerating circuit design information for a test circuit configured to test the circuit-under-test, the test circuit comprising: a plurality of scan chain groups, each scan chain group comprising one or more scan chains and one or more corresponding scan chain group outputs;a plurality of comparator circuits, each comparator circuit comprising a comparator input and a comparator output;an encoder circuit comprising a plurality of encoder inputs and an encoder output, wherein the encoder inputs are coupled to respective comparator outputs; anda plurality of compactors, each compactor comprising an XOR or XNOR tree configured to compact test response values output from the scan chain group outputs of a respective one of the scan chain groups, each compactor further comprising two or more compactor inputs coupled to the scan chain group outputs of the respective one of the scan chain groups and further comprising a compactor output coupled to the comparator input of a respective comparator, the encoder circuit being configured to detect more than two error values output from the compactor outputs.
地址 Wilsonville OR US