发明名称 One-time programmable memory cell and circuit
摘要 An OTP memory cell and an OTP memory circuit. The OTP memory cell having a memory module, a write module, a read module, and a load module. Data may be written into the memory module once the write module is active; and data may be read out of the memory module once the read module is active. The OTP memory cell may also have a first latch module and a second latch module.
申请公布号 US9245647(B2) 申请公布日期 2016.01.26
申请号 US201414320256 申请日期 2014.06.30
申请人 Chengdu Monolithic Power Systems Co., Ltd. 发明人 Braun Eric;Chen Da
分类号 G11C7/00;G11C7/10;G11C17/00;G11C7/06;G11C17/18;G11C17/16;G11C7/08;H01L27/112;H01L27/105 主分类号 G11C7/00
代理机构 Perkins Coie LLP 代理人 Perkins Coie LLP
主权项 1. A One-Time Programmable (OTP) memory cell, comprising: a memory module having a first terminal and a second terminal, wherein the memory module is configured to store data; a write module having a first input terminal, a second input terminal, a first output terminal and a second output terminal, wherein the write module is configured to write data into the memory module, and wherein the first input terminal of the write module is configured to receive a first write signal, and wherein the second input terminal of the write module is configured to receive a second write signal, and wherein the first output terminal of the write module is configured to provide a first write-in signal to the first terminal of the memory module, and wherein the second output terminal of the write module is configured to provide a second write-in signal to the second terminal of the memory module, and wherein the first write signal and the second write signal are logic complementary, and wherein the first write-in signal and the second write-in signal represent the data needed to store in the memory module, and wherein the first write-in signal and the second write-in signal are logic complementary; a read module having a first input terminal, a second input terminal, a third input terminal, a first output terminal and a second output terminal, wherein the read module is configured to read out data from the memory module, and wherein the first input terminal of the read module is coupled to the first terminal of the memory module, and wherein the second input terminal of the read module is coupled to the second terminal of the memory module, and wherein the third input terminal is configured to receive a read signal, and wherein the first output terminal of the read module is configured to provide a first read-out signal, and wherein the second output terminal of the read module is configured to provide a second read-out signal wherein the read signal is an analog signal, and wherein the first read-out signal and the second read-out signal represent data stored in the memory module, and wherein the first read-out signal and the second read-out signal are logic complementary; a load module having a first input terminal, a second input terminal, a first output terminal and a second output terminal, wherein the first input terminal of the load module is configured to receive a first load signal, and wherein the second input terminal of the load module is configured to receive a second load signal, and wherein the first output terminal of the load module is configured to provide a first load out signal, and wherein the second output terminal of the load module is configured to provide a second load out signal, and wherein the first load signal and the second load signal are logic complementary, and wherein the first load out signal and the second load out signal are logic complementary; a first latch module having a first input terminal, a second input terminal, a first output terminal and a second output terminal, wherein the first input terminal of the first latch module is configured to receive the first read-out signal of the read module and/or the first load out signal of the load module, and wherein the second input terminal of the first latch module is configured to receive the second read-out signal of the read module and/or the second load out signal of the load module, and wherein the first output terminal of the first latch module is coupled to a first output terminal of the OTP memory cell to provide a first output signal of the OTP memory cell, and wherein the second output terminal of the first latch module is coupled to a second output terminal of the OTP memory cell to provide a second output signal of the OTP memory cell, and wherein the first output signal of the OTP memory cell and the second output terminal of the OTP memory cell are logic complementary; and a first multiplexer having a first input terminal, a second input terminal, a third input terminal, a first output terminal and a second output terminal, wherein the first input terminal of the first multiplexer is configured to receive the first output signal of the OTP memory circuit, and wherein the second input terminal of the first multiplexer is configured to receive the second output signal of the OTP memory circuit, and wherein the third input terminal of the first multiplexer is configured to receive a control signal, and wherein the control signal is an analog signal, and wherein the first output terminal of the first multiplexer is configured to provide a first output signal as the first write signal, and wherein the second output terminal of the first multiplexer is configured to provide a second output signal as the second write signal.
地址 Chengdu CN