发明名称 Vector processor system comprised of plural vector processors
摘要 An array processor includes a central vector processing unit including a plurality of vector registers and a pipe-line control arithmetic and logical operation unit (ALU) operative to execute an instruction (vector instruction) requiring vector processing, and a plurality of vector processing units including a plurality of vector registers and a pipe-line control ALU operative to execute an instruction (array instruction) requiring array processing. The central vector processing unit fetches and decodes the vector instruction or the array instruction to execute the decoded instruction, when this instruction is a vector instruction, but operates to start the vector processing units when the decoded instruction is an array instruction. Each of the vector processing units executes that operation to one of plural vector data comprising array data to be an object of the operation designated by the decoded instruction, which is designated by the instruction for one of the vector data, when the decoded instruction is an array instruction. When the result of the operation designated by the array instruction is vector data, each of the vector processing units computes and stores one element of vector data in built-in scalar registers, and sends out that element to the central vector processing unit so that the element may be stored in vector registers in the central vector processing unit. When the result of the operation designated by the array instruction is array data, each of the vector processing units computes and stores one vector data of those resultant array data in built-in vector registers.
申请公布号 US4633389(A) 申请公布日期 1986.12.30
申请号 US19830462963 申请日期 1983.02.01
申请人 HITACHI, LTD. 发明人 TANAKA, YOSHIKAZU;TORII, SHUNICHI
分类号 G06F15/16;G06F15/163;G06F15/80;G06F17/16;(IPC1-7):G06F15/347 主分类号 G06F15/16
代理机构 代理人
主权项
地址