发明名称 STRUCTURE AND METHOD FOR DYNAMIC BIASING TO IMPROVE ESD ROBUSTNESS OF CURRENT MODE LOGIC (CML) DRIVERS
摘要 An integrated circuit having a CML driver including a driver biasing network. A first output pad and a second output pad are connected to a voltage pad. A first driver is connected to the first output pad and the voltage pad. A second driver is connected to the second output pad and the voltage pad. A first ESD circuit is connected to the voltage pad, the first output pad, and the first driver. A second ESD circuit is connected to the voltage pad, the second output pad, and the second driver. The first ESD circuit biases the first driver toward a voltage of the voltage pad when an ESD event occurs at the first output pad, and the second ESD circuit biases the second driver toward the voltage of the voltage pad when an ESD event occurs at the second output pad.
申请公布号 US2015363539(A1) 申请公布日期 2015.12.17
申请号 US201514827526 申请日期 2015.08.17
申请人 International Business Machines Corporation 发明人 Di Sarro James P.;Gauthier Robert J.;Jack Nathan D.;Li JunJun;Mitra Souvick
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项 1. A method to determine optimum biasing of a CML driver circuit for an ESD event, comprising: identifying circuit topology for said CML driver circuit; conducting ESD pulse testing on all signal pads and power pads in said circuit topology using all possible bias combinations; analyzing results from said ESD pulse testing to identify best case and worst-case scenarios; determining a common optimal bias scheme that maximizes a design window for said worst-case scenario; designing said CML driver circuit that provides an optimal bias scheme without influencing I/O performance; simulating said CML driver circuit for design validation; and obtaining a final design for said CML driver circuit.
地址 Armonk NY US