发明名称 LINEAR DIGITAL PHASE INTERPOLATOR AND SEMI-DIGITAL DELAY LOCKED LOOP (DLL)
摘要 Provided are a digital phase interpolator, which performs linear phase interpolation irrelevantly to input order of two input signals, and a semi-digital delay locked loop (DLL), which includes and controls the same. The phase interpolator includes: a first clocked inverter controlled by a phase indicating signal and providing a first output signal to a common output terminal by inverting a first input signal, and a second clocked inverter controlled by the phase indicating signal and providing a second output signal to the common output terminal by inverting the second input signal. The second clocked inverter is clocked by the first input signal when the phase indicating signal is in a first logic state, and the first clocked inverter is clocked by the second input signal when the phase indicating signal is in a second logic state. The phase indicating signal indicates a lead/lag phase relationship between the first and second input signals and is generated in a controller of a circuit of the semi-digital DLL.
申请公布号 US2009102523(A1) 申请公布日期 2009.04.23
申请号 US20080255170 申请日期 2008.10.21
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 KIM JIN-GOOK;BAE SEUNG-JUN;PARK KWANG-IL
分类号 H03L7/06;H03H11/16 主分类号 H03L7/06
代理机构 代理人
主权项
地址