发明名称 Low-power FPGA circuits and methods
摘要 Field Programmable Logic Arrays (FPGAs) are described which utilize multiple power supply voltages to reduce both dynamic power and leakage power without sacrificing speed or substantially increasing device area. Power reduction mechanisms are described for numerous portions of the FPGA, including logic blocks, routing circuits, connection blocks, switch blocks, configuration memory cells, and so forth. Embodiments describe circuits and methods for implementing multiple supplies as sources of Vdd, multiple voltage thresholding Vt, signal level translators, and power gating of circuitry to deactivate portions of the circuit which are inactive. The supply voltage levels can be fixed, or programmable. Methods are described for performing circuit CAD in the routing and assignment process on FPGAs, in particular for optimizing FPGA use having the power reduction circuits taught. Routing methods describe utilizing slack timing, power sensitivity, trace-based simulations, and other techniques to optimize circuit utilization on a multi Vdd FPGA.
申请公布号 US7714610(B2) 申请公布日期 2010.05.11
申请号 US20060566573 申请日期 2006.12.04
申请人 THE REGENTS OF THE UNIVERSITY OF CALIFORNIA 发明人 HE LEI
分类号 H03K19/177;G06F17/50 主分类号 H03K19/177
代理机构 代理人
主权项
地址
您可能感兴趣的专利