发明名称 Hybrid analog/digital phase-lock loop with high-level event synchronization
摘要 A hybrid analog/digital phase-lock loop with high-level event synchronization provides a mechanism for generating a low-jitter clock from a timing reference that has a high jitter level and synchronizing the output clock to high-level events. A numerically-controlled analog oscillator provides a clock output and a counter divides the frequency of the clock output to provide input to a digital phase-frequency detector for detecting an on-going phase-frequency difference between the timing reference and the output of the counter. A synchronization circuit detects or receives a high-level event signal, and resets the on-going phase-frequency difference and optionally the counter to synchronize the clock output with the events. The synchronization circuit may have an arming input to enable the synchronization circuit to signal a next event. Another clock output divider may be included to generate a timing reference output, and the other clock divider also reset in response to a detected event.
申请公布号 US7599462(B2) 申请公布日期 2009.10.06
申请号 US20070739529 申请日期 2007.04.24
申请人 发明人 MELANSON JOHN L.
分类号 H03D3/24;H03C3/06;H03L7/06 主分类号 H03D3/24
代理机构 代理人
主权项
地址