发明名称 Phase frequency detector and phase-locked loop
摘要 A phase frequency detector with two different delays is disclosed herein. The phase detector comprises a first D flip-flop, a second D flip-flop, a first delay unit and a second delay unit. The first D flip-flop receives a reference signal to output an up signal. The second D flip-flop receives a clock signal to output a down signal. The first delay unit delays the received signal with a first delay. The second delay unit delays the received signal with a second delay. When the reference signal synchronizes with the clock signal and the charge pump currents are calibrated, the high-level pulse widths of the up signal and the down signal are determined based on the first delay, and when the reference signal does not synchronize with the clock signal and the charge pump currents are not calibrated, the high-level pulse widths of the up signal and the down signal are determined based on the second delay.
申请公布号 US7592847(B2) 申请公布日期 2009.09.22
申请号 US20070861505 申请日期 2007.09.26
申请人 MEDIATEK INC. 发明人 LIU SHEN-LUAN;LIANG CHE-FU;CHEN HSIN-HUA
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址