发明名称 BOARD-ON-CHIP TYPE SUBSTRATES WITH CONDUCTIVE TRACES IN MULTIPLE PLANES, SEMICONDUCTOR DEVICE PACKAGES INCLUDING SUCH SUBSTRATES, AND ASSOCIATED METHODS
摘要 A method for fabricating a chip-scale board-on-chip substrate, or redistribution element, includes forming conductive planes on opposite sides of a substrate. A first of the conductive planes includes two sets of bond fingers, conductive traces that extend from a first set of the bond fingers, and two sets of redistributed bond pads, including a first set to which the conductive traces lead. The second conductive plane includes conductive traces that extend from locations that are opposite from the second set of bond fingers toward locations that are opposite from the locations of the second set of redistributed bond pads. Conductive vias are formed through the second set of bond fingers to the conductive traces of the second conductive plane. In addition, conductive vias are also formed to electrically connect the conductive vias of the second conductive plane to their corresponding redistributed bond pads in the first conductive plane. Redistribution elements including these features, as well as semiconductor device assemblies including the redistribution elements and assembly methods, are also disclosed.
申请公布号 US2009218677(A1) 申请公布日期 2009.09.03
申请号 US20080106845 申请日期 2008.04.21
申请人 MICRON TECHNOLOGY, INC. 发明人 KUAN LEE CHOON;CORISIS DAVID J.;HUI CHONG CHIN
分类号 H01L23/498;H01L21/60;H05K3/02 主分类号 H01L23/498
代理机构 代理人
主权项
地址