发明名称 JITTER REDUCTION CIRCUIT FOR REDUCING JITTER OF CLOCK GENERATOR
摘要 <p><P>PROBLEM TO BE SOLVED: To provide a jitter reduction circuit for reducing jitter by suppressing a component of 1/2 carrier frequency and a frequency component that is an odd-number multiple thereof, in particular, in a phase noise component that generates jitter. <P>SOLUTION: The jitter reduction circuit for reducing jitter of a clock generator includes a power distributor 10, a delay unit 20 and a power synthesizer 30. The power distributor distributes an output of an oscillator 1 into four outputs, for example. The distributor outputs are input to a delay circuit 200 of the delay unit 20, respectively. The delay unit 20 does not attenuate a carrier frequency component and a high-order higher harmonic wave component thereof but delays a component of 1/2 carrier frequency and a component of odd-number multiple thereof so as to suppress them, respectively. These outputs are then synthesized by the power synthesizer 30 and output as a jitter-reduced clock signal. <P>COPYRIGHT: (C)2009,JPO&INPIT</p>
申请公布号 JP2009200983(A) 申请公布日期 2009.09.03
申请号 JP20080042313 申请日期 2008.02.25
申请人 UNIV NIHON 发明人 SAKUTA YUKINORI
分类号 H03K5/00;G06F1/04 主分类号 H03K5/00
代理机构 代理人
主权项
地址