发明名称 Method for non-selective shallow trench isolation reactive ion etch for patterning hybrid-oriented devices compatible with high-performance highly-integrated logic devices
摘要 Disclosed are embodiments of a hybrid-orientation technology (HOT) wafer and a method of forming the HOT wafer with improved shallow trench isolation (STI) structures for patterning devices in both silicon-on-insulator (SOI) regions, having a first crystallographic orientation, and bulk regions, having a second crystallographic orientation. The improved STI structures are formed using a non-selective etch process to ensure that all of the STI structures and, particularly, the STI structures at the SOI-bulk interfaces, each extend to the semiconductor substrate and have an essentially homogeneous (i.e., single material) and planar (i.e., divot-free) bottom surface that is approximately parallel to the top surface of the substrate. Optionally, an additional selective etch process can be used to extend the STI structures a predetermined depth into the substrate.
申请公布号 US7871893(B2) 申请公布日期 2011.01.18
申请号 US20080020887 申请日期 2008.01.28
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 COSTRINI GREGORY;DOBUZINSKY DAVID M.;KANARSKY THOMAS S.;NAEEM MUNIR D.;SHERAW CHRISTOPHER D.;WISE RICHARD
分类号 H01L21/76;H01L21/763 主分类号 H01L21/76
代理机构 代理人
主权项
地址