发明名称 |
Shift frequency divider circuit |
摘要 |
A shift frequency divider circuit includes: an inverter; N−1 registers; and N−2 logic gates; wherein each reset terminal of the register is connected to a system reset signal terminal; an output terminal of the inverter is respectively connected to an input terminal of the No. 1 register and input terminals of all the logic gates; all the logic gates are respectively connected between output terminals and input terminals of the No. 1 register to the No. N−1 register, and the output terminal of the No. 1 register is connected to another input terminal of the No. 1 logic gate, an output terminal of the No. 1 logic gate is connected to the input terminal of the No. 2 register; an output terminal of the No. N−2 logic gate is connected to the input terminal of the No. N−1 register. |
申请公布号 |
US2015030117(A1) |
申请公布日期 |
2015.01.29 |
申请号 |
US201414515388 |
申请日期 |
2014.10.15 |
申请人 |
IPGoal Microelectronics (Sichuan) Co., Ltd. |
发明人 |
Zhang Guo |
分类号 |
H03K21/40;H03K21/38 |
主分类号 |
H03K21/40 |
代理机构 |
|
代理人 |
|
主权项 |
1. A shift frequency divider circuit, which is a fractional-N shift frequency divider circuit, wherein said N is a positive integer larger than or equal to 2; said shift frequency divider circuit comprises:
an inverter; N−1 registers; and N−2 logic gates; wherein a reset terminal of each register is connected to a system reset signal terminal; a clock terminal of each register is connected to an external high frequency clock terminal; an output terminal of said No. N−1 register is connected to an input terminal of said inverter, an output terminal of said inverter is respectively connected to an input terminal of said No. 1 register and input terminals of all said logic gates; all said logic gates are respectively connected between output terminals and input terminals of said No. 1 register to said No. N−1 register, and said output terminal of said No. 1 register is connected to another input terminal of said No. 1 logic gate, an output terminal of said No. 1 logic gate is connected to said input terminal of said No. 2 register, said output terminal of said No. N−2 register is connected to another input terminal of said No. N−1 logic gate; and, an output terminal of said No. N−2 logic gate is connected to said input terminal of said No. N−1 register. |
地址 |
Chengdu CN |