发明名称 低コンタクト抵抗を有するMEMSデバイスの製造方法およびそれにより得られたデバイス
摘要 <p>The present disclosure proposes a method for manufacturing in a MEMS device a low-resistance contact between a silicon-germanium layer and a layer contacted by this silicon-germanium layer, such as a CMOS metal layer or another silicon-germanium layer, through an opening in a dielectric layer stack separating both layers. An interlayer is formed in this opening, thereby covering at least the sidewalls of the opening on the exposed surface of the another layer at the bottom of this opening. This interlayer may comprise a TiN layer in contact with the silicon-germanium layer. This interlayer can further comprise a Ti layer in between the TiN layer and the layer to be contacted. In another embodiment this interlayer comprises a TaN layer in contact with the silicon-germanium layer. This interlayer can then further comprise a Ta layer in between the TaN layer and the layer to be contacted.</p>
申请公布号 JP5759115(B2) 申请公布日期 2015.08.05
申请号 JP20100139573 申请日期 2010.06.18
申请人 发明人
分类号 B81B7/02;B81C1/00 主分类号 B81B7/02
代理机构 代理人
主权项
地址