发明名称 信号伝送回路
摘要 A clock generation circuit 10 includes a resonant reactor connected with a half voltage supply point TV1, a resonant capacitor CL connected between a ground voltage supply point TVss and an output terminal TVout, a transistor MPconnected between the resonant reactor Lr and the resonant capacitor CL, and a transistor MN1 connected with the output terminal TVout. In this configuration, signals in a wide range of frequencies can be output with low power consumption by adjusting the time when a clock signal &phgr;1 applied to the gates of the transistors MP1 and MN1 is high.
申请公布号 JP5832398(B2) 申请公布日期 2015.12.16
申请号 JP20120198259 申请日期 2012.09.10
申请人 ルネサスエレクトロニクス株式会社 发明人 更田 裕司;高宮 真;桜井 貴康
分类号 H03K17/04;G06F1/08;H03K17/687;H04L25/02 主分类号 H03K17/04
代理机构 代理人
主权项
地址