发明名称
摘要 PCT No. PCT/CA92/00346 Sec. 371 Date Feb. 23, 1994 Sec. 102(e) Date Feb. 23, 1994 PCT Filed Aug. 10, 1992 PCT Pub. No. WO93/04501 PCT Pub. Date Mar. 4, 1993A method of passivating a semiconductor device, comprises depositing a first dielectric passivation layer on the surface of the device, forming at least one planarization layer over the first passivation layer from an inorganic spin-on glass solution containing phosphorus and silicon organometallic molecules that are pre-reacted to form at least one Si.O.P bond between the phosphorus and silicon organometallic molecules, and subsequently depositing a second dielectric passivation layer on said at least one planarization layer(s). This results in improved step coverage of the underlying topography and permits much better protection against moisture related degradation than standard vapor phase deposited passivation layers even when the thickness of such layers is increased.
申请公布号 JP3251584(B2) 申请公布日期 2002.01.28
申请号 JP19930503985 申请日期 1992.08.10
申请人 发明人
分类号 H01L21/316;H01L21/312;H01L23/29;H01L23/31;H01L23/532 主分类号 H01L21/316
代理机构 代理人
主权项
地址