发明名称 Nonvolatile semiconductor memory device
摘要 A nonvolatile semiconductor memory device including: a memory cell array including NAND strings; a plurality of word lines; a plurality of bit lines; a source line; and a control circuit configured to execute a write operation. The control circuit is configured to, when charging an unselected memory string prior to the write operation, execute both first and second charging operations, the first charging operation applying to the bit line connected to the unselected memory string a first voltage and rendering conductive a first select transistor to charge the unselected memory string, and the second charging operation applying to the source line connected to the unselected memory string a second voltage and rendering conductive a second select transistor to charge the unselected memory string, the first and second charging operations being executed at different timings.
申请公布号 US9202575(B2) 申请公布日期 2015.12.01
申请号 US201314096371 申请日期 2013.12.04
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 Yamamoto Mayumi;Ueno Koki;Shibazaki Yuzuru
分类号 G11C16/04;G11C16/12;G11C16/10;G11C16/34 主分类号 G11C16/04
代理机构 Oblon, McClelland, Maier & Neustadt, L.L.P 代理人 Oblon, McClelland, Maier & Neustadt, L.L.P
主权项 1. A nonvolatile semiconductor memory device, comprising: a memory cell array configured having NAND strings arranged therein, each of the NAND strings including: a memory string configured having a plurality of memory cells connected in series therein; and a first select transistor and a second select transistor respectively connected to two ends of the memory string; a plurality of word lines respectively connected to control gate electrodes of the plurality of memory cells; a first select gate line connected to a control gate electrode of the first select transistor, and a second select gate line connected to a control gate electrode of the second select transistor; a plurality of bit lines each connected to a first end of the memory string included in the NAND strings via the first select transistor; a source line connected to a second end of the memory string via the second select transistor; and a control circuit configured to execute a write operation for data write, the write operation applying a selected memory cell in a selected memory string with a certain write voltage from a selected word line, the control circuit being configured to, when charging an unselected memory string prior to the write operation, executing both of a first charging operation and a second charging operation, the first charging operation applying the bit line connected to the unselected memory string with a first voltage and rendering conductive the first select transistor to charge the unselected memory string, and the second charging operation applying the source line with a second voltage and rendering conductive the second select transistor to charge the unselected memory string, the first charging operation and the second charging operation being executed at different timings, and wherein a group of word lines positioned between the first selection transistor and the selected word line among the plurality of word lines is a first word line group, and a group of word lines positioned between the selected word line and the second select transistor among the plurality of word lines is a second word line group, and the control circuit configured to, during the first charging operation, apply the selected word line with a third voltage higher than 0V, apply certain one of the word lines belonging to the first word line group with the third voltage, and apply an other one of the word lines belonging to the first word line group with a fourth voltage lower than the third voltage, orduring the second charging operation, apply the selected word line with the third voltage, apply certain one of the word lines belonging to the second word line group with the third voltage, and apply an other one of the word lines belonging to the second word line group with the fourth voltage.
地址 Minato-ku JP