发明名称 High density trench-based power MOSFETs with self-aligned active contacts and method for making such devices
摘要 Aspects of the present disclosure describe a high density trench-based power MOSFET with self-aligned source contacts. The source contacts are self-aligned with a first insulative spacer and a second insulative spacer, wherein the first spacer is resistant to an etching process that will selectively remove the material the second spacer is made from. Additionally, the active devices may have a two-step gate oxide, wherein a lower portion of the gate oxide has a thickness T2 that is larger than the thickness T1 of an upper portion of the gate oxide. It is emphasized that this abstract is provided to comply with rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.
申请公布号 US9190512(B2) 申请公布日期 2015.11.17
申请号 US201514606928 申请日期 2015.01.27
申请人 Alpha and Omega Semiconductor Incorporated 发明人 Lee Yeeheng;Chang Hong;Kim Jongoh;Lui Sik;Yilmaz Hamza;Bobde Madhur;Calafut Daniel;Chen John
分类号 H01L29/772;H01L29/78;H01L21/8234;H01L29/423;H01L29/66;H01L21/308;H01L27/02;H01L21/28;H01L29/10 主分类号 H01L29/772
代理机构 JDI Patent 代理人 Isenberg Joshua D.;JDI Patent
主权项 1. A MOSFET device, comprising: a semiconductor substrate of a first conductivity type wherein the substrate includes a lightly doped drift region in a top portion of the substrate; a body region of a second conductivity type formed in a top portion of the semiconductor substrate, wherein the second conductivity type is opposite the first conductivity type; a plurality of active device structures formed from the semiconductor substrate and body region, wherein each active device structure comprises a gate electrode insulated with a gate oxide, wherein an upper portion of the gate oxide is a thickness T1 and a bottom portion of the gate oxide is a thickness T2, wherein T2 is greater than T1; one or more source regions of the first conductivity type formed in a top portion of the body region proximate the gate electrode; an insulative gate cap formed over each gate electrode, wherein a first insulating spacer is formed on the sidewalls of the insulative gate cap and a second insulating spacer is formed on the exposed side walls of the first insulating spacer,; an insulative layer over a top surface of the body region; a conductive source electrode layer formed over the insulative layer; one or more electrical connections that connect the source electrode layer with the one or more source regions, wherein the one or more electrical connections are spaced apart from the gate cap by the first and second insulative spacers.
地址 Sunnyvale CA US