发明名称 Level shift circuit with automatic timing control of charging transistors, and driver circuit having the same
摘要 A level shift circuit includes first and second NMOS transistors that are coupled between a first supply terminal, and first and second output nodes, respectively, and have respective control terminals receiving input signals of a low amplitude, third and fourth PMOS transistors which are coupled between a second supply terminal, and the first and second output nodes outputting signals of high amplitude, respectively, a fifth PMOS transistor which is coupled between a gate of the third PMOS transistor and the second output node, and has a gate coupled to the first output node, a sixth PMOS transistor which is coupled between a gate of the fourth PMOS transistor and the first output node, and has a gate coupled to the second output node, and first and second load elements which are coupled between the second supply terminal and the gates of the third and fourth PMOS transistors, respectively.
申请公布号 US9183808(B2) 申请公布日期 2015.11.10
申请号 US201414526958 申请日期 2014.10.29
申请人 RENESAS ELECTRONICS CORPORATION 发明人 Tsuchi Hiroshi
分类号 G09G5/42;G09G5/00;H03K3/356;H03K19/0175 主分类号 G09G5/42
代理机构 Young & Thompson 代理人 Young & Thompson
主权项 1. A level shift circuit comprising: a first transistor and a second transistor of a first conductive type which are coupled between a first supply terminal, and a first output terminal and a second output terminal, respectively, and have respective control terminals receiving input signals which are relatively low in amplitude and complementary to each other; a third transistor and a fourth transistor of a second conductive type which are coupled between a second supply terminal, and the first output terminal and the second output terminal, respectively; a fifth transistor of the second conductive type which is coupled between a control terminal of the third transistor and the second output terminal, and has a control terminal coupled to the first output terminal; a sixth transistor of the second conductive type which is coupled between a control terminal of the fourth transistor and the first output terminal, and has a control terminal coupled to the second output terminal; a first load element which is coupled between the control terminal of the third transistor and a first voltage supply terminal, and operates to change a voltage across the control terminal of the third transistor so that the third transistor turns off; and a second load element which is coupled between the control terminal of the fourth transistor and a second voltage supply terminal, and operates to change a voltage across the control terminal of the fourth transistor so that the fourth transistor turns off, wherein the first output terminal and the second output terminal output signals that are relatively high in amplitude and complementary to each other, wherein the first load element and the second load element each include a switch transistor controlled according to a control signal, and wherein the switch transistor is kept off during a period including a timing that the input signal is changed.
地址 Kanagawa JP