发明名称 比較回路およびA/D変換回路
摘要 <p>A comparator includes: a differential amplifier circuit to operate based on a clock signal and output a first intermediate output and a second intermediate output corresponding to a first input signal and a second input signal respectively; and a differential latch circuit to operate based on the clock signal and vary a state based on the first intermediate output and the second intermediate output, the differential latch circuit having a controllable sensitivity with respect to a state variation of the first intermediate output and the second intermediate output.</p>
申请公布号 JP5807549(B2) 申请公布日期 2015.11.10
申请号 JP20120002138 申请日期 2012.01.10
申请人 发明人
分类号 H03K5/08;H03M1/36 主分类号 H03K5/08
代理机构 代理人
主权项
地址
您可能感兴趣的专利