发明名称 半導体集積装置における遅延回路及びインバータ
摘要 <p>An inverter of a delay circuit in a semiconductor integrated device that has a high resistance to an electrostatic discharge. The delay circuit includes at least one inverter. Each inverter has high and low potential parts. The low potential part includes a pair of FETs. A source terminal of one FET is connected to a drain terminal of the other FET at a first common node. The high potential part includes another pair of FETs, with a source terminal of one FET being connected to a drain terminal of the other FET at a second common node. A power supply potential is applied to the first common node when the inverter output becomes a high potential. A ground potential is applied to the second common node when the inverter output becomes a low potential.</p>
申请公布号 JP5805380(B2) 申请公布日期 2015.11.04
申请号 JP20100224891 申请日期 2010.10.04
申请人 发明人
分类号 H03K5/14;H03K5/08 主分类号 H03K5/14
代理机构 代理人
主权项
地址