发明名称 Bitstream buffer manipulation with a SIMD merge instruction
摘要 Method, apparatus, and program means for performing bitstream buffer manipulation with a SIMD merge instruction. The method of one embodiment comprises determining whether any unprocessed data bits for a partial variable length symbol exist in a first data block is made. A shift merge operation is performed to merge the unprocessed data bits from the first data block with a second data block. A merged data block is formed. A merged variable length symbol comprised of the unprocessed data bits and a plurality of data bits from the second data block is extracted from the merged data block.
申请公布号 US9170815(B2) 申请公布日期 2015.10.27
申请号 US201313752916 申请日期 2013.01.29
申请人 Intel Corporation 发明人 Chen Yen-Kuang;Macy, Jr. William W.;Holliman Matthew;Debes Eric L.;Yeung Minerva M.;Nguyen Huy V.;Sebot Julien
分类号 G06F5/01;G06F9/30;G06F9/38;G06F17/14;G06F17/15;G06F15/80 主分类号 G06F5/01
代理机构 Vecchia Patent Agent, LLC 代理人 Vecchia Patent Agent, LLC
主权项 1. A processor comprising: a decoder to decode packed data instructions including a Single Instruction Multiple Data (SIMD) instruction specifying a first 64-bit operand comprising a first eight byte elements, a second 64-bit operand comprising a second eight byte elements, and an immediate value to specify a number (n) of bytes; a plurality of registers comprising at least one register to store the first eight byte elements and the second eight byte elements; and an execution unit coupled with the decoder and the plurality of registers, the execution unit in response to the SIMD instruction to store a 64-bit result in a destination indicated by the SIMD instruction, wherein the result is to include the number (n) least significant byte elements of the second operand in the number (n) most significant bytes of the result, concatenated with eight minus the number (n) most significant byte elements of the first operand in eight minus the number (n) least significant bytes of the result, wherein the processor is configured to be coupled with a memory interface, and wherein the processor is configured to be coupled with a Bluetooth interface.
地址 Santa Clara CA US