发明名称 SUB-THRESHOLD MEMORY CELL CIRCUIT WITH HIGH DENSITY AND HIGH ROBUSTNESS
摘要 <p>A high-density and high-robustness sub-threshold memory cell circuit, having two PMOS transistors P1 and P2 and five NMOS transistors N1ˆ¼N5, wherein, the each base electrode of the two PMOS transistors and NMOS transistors N3, N4, and N5 is connected with the local grid electrode respectively; the base electrode of the NMOS transistors N1 and N2, are grounded respectively; the NMOS transistor N1 form an phase inverter with the PMOS transistor P1, and the NMOS transistor N2 form another phase inverter with the PMOS transistor P2; the two phase inverters are connected with each other in a cross coupling manner via the cut-off NMOS transistor N5, the output end of the phase inverter N1 and P1 directly connected to the input end of the phase inverter N2 and P2, and the output end of the phase inverter N2 and P2 connected to the input end of the phase inverter N1 and P1 via the cut-off NMOS transistor N5; the NMOS transistor N3 is connected with the write bit line (WBL) of the phase inverter N1 and P1, and the NMOS transistor N4 is connected with the NOT WBL and read word line (RWL) of the phase inverter N2 and P2.</p>
申请公布号 EP2461327(B1) 申请公布日期 2015.10.07
申请号 EP20090848173 申请日期 2009.08.13
申请人 SOUTHEAST UNIVERSITY 发明人 YANG, JUN;BAI, NA;LI, JIE;HU, CHEN;SHI, LONGXING
分类号 G11C11/00;G11C11/412 主分类号 G11C11/00
代理机构 代理人
主权项
地址